



NS4148 Data Sheet V1.1

ShenZhen Nsiway Technology Co., Ltd

2010,11



## Change History

| DATA | VERSION | AUTHOR | CHAGE EXPLAIN |
|------|---------|--------|---------------|
|      |         |        |               |
|      |         |        |               |
|      |         |        |               |
|      |         |        |               |
|      |         |        |               |
|      |         |        |               |
|      |         |        |               |
|      |         |        |               |
|      |         |        |               |
|      |         |        |               |
|      |         |        |               |
|      |         |        |               |
|      |         |        |               |
|      |         |        |               |
|      |         |        |               |
|      |         |        |               |
|      |         |        |               |
|      |         |        |               |
|      |         |        |               |





#### **CONTENTS**

| CHANGE HISTORY                     | 2  |
|------------------------------------|----|
| GENERAL DESCRIPTION                | 5  |
| FEATURES                           | 5  |
| APPLICATIONS                       |    |
|                                    |    |
| TYPICAL APPLICATION CIRCUIT        |    |
| ABSOLUTE MAXIMUM RATINGS           | 6  |
| ELECTRICAL CHARACTERISTICS         | 6  |
| PIN CONFIGURATION                  | 7  |
| PIN LAYOUT                         | 7  |
| PIN DISCRIPTION                    | 8  |
| Marking Information                | 8  |
| TYPICAL CHARACTERISTICS            | 9  |
| APPLICATION INFORMATION            | 11 |
| BLOCK DIAGRAM                      | 11 |
| DIGITAL AMPLIFIER FUNCTION         | 12 |
| POP NOISE REDUCTION FUNCTION       | 12 |
| EMI ENHANCEMENT TECHNOLOGY         | 12 |
| CTRL TERMINAL FUNCTION             | 12 |
| Efficiency                         | 13 |
| BYPASS TERMINAL OUTPUT             | 13 |
| PROTECTION FUNCTION                | 13 |
| DESCRIPTION OF OPERATING FUNCTIONS | 13 |
| WHEN TO USE AN OUTPUT FILTER       | 14 |
| PHYSICAL DIMENSIONS                | 15 |
| THE PACKAGE OF MSOP-8.             | 15 |
| THE DACKAGE OF SOD 8               | 16 |





#### FIGURE LISTS

| Figure1.   | NS4148 Typical Application Circuit  | 5  |
|------------|-------------------------------------|----|
| Figure2.   | MSOP-8 and SOP-8 Package(top view)  | 8  |
| Figure3.   | The block diagram of NS4148         | 11 |
| Figure4.   | EMI test frequency spectrum         |    |
| Figure5.   | Differential input                  |    |
| Figure6.   | Single input                        | 14 |
| Figure7.   | Typical Ferrite Chip Bead Filter    | 14 |
| Figure8.   | The Package of MSOP-8               |    |
| Figure9.   | The Package of SOP-8                | 16 |
|            |                                     |    |
|            | TABLE LISTS                         |    |
| Table1.Ab  | osolute Maximum Ratings             | 6  |
| Table2. El | lectrical Characteristics (TA=25oC) | 6  |
| Table3. Pi | in Discription                      | 8  |
| Table7 Wo  | orking mode                         | 12 |



# **General Description**

The NS4148 is a,Low EMI,Filterless,3W Mono Class D Audio Amplifier. The NS4148 original Enhanced Emission Elimination which reduces EMI-radiated emissions. Filterless Amplifier Passes FCC Radiated Emissions Standards with 100mm of Cable.

The NS4148 has the power-down function which can minimize the power consumption in the standby state. As for protection function, overcurrent protection function for speaker output terminal, overtemperatue protection function for inside of the device, and low supply voltage malfunction preventing function are prepared. while offering efficiencies above 90%. A patented, low-EMI modulation scheme renders the traditional class D output filter unnecessary, conserving board space.

The NS4148 is available in MSOP-8 and SOP-8 package and is specified over the -40 $^{\circ}$ C to +85 $^{\circ}$ C temperature range.

#### **Features**

- Improved pop & click circuitry eliminates noise during turn-on and turn-off transitions
- Power Output at 5.0V, 10% THD+N,  $4\Omega$  3W (typ)
- 0.05%THD+N (1W, 5.0V)
- Filterless Class D
- 90% Efficiency
- High PSRR (80dB at 217Hz)
- 3.5-mA Quiescent Current
- 2.2- 5.25V operation
- Over-current, Thermal and Low voltage Malfunction Protection function
- Packages: MSOP-8 and SOP-8

## **Applications**

- Cellular Handsets
- Digital Camera
- PDAs
- Portable Information Appliances(MP3/MP4/DFP/Portable DVD)

## **Typical Application Circuit**



Figure 1.NS4148 Typical Application Circuit



# **Absolute Maximum Ratings**

Table1. Absolute Maximum Ratings

| Parameter                                | Min   | Max                  | Unit | Note                                                                               |                         |
|------------------------------------------|-------|----------------------|------|------------------------------------------------------------------------------------|-------------------------|
| Supply Voltage V                         | -0.3  | 6.0                  | V    |                                                                                    |                         |
| INP, INN, CT                             | -0.3  | V <sub>DD</sub> +0.3 | V    |                                                                                    |                         |
| Junction Tempera                         | iture |                      | 125  | $^{\circ}\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$ |                         |
| Storage Tempera                          | ture  | -65                  | 150  | $^{\circ}$ C                                                                       |                         |
| Lead Temperature (Soldering 10 Seconds0) |       |                      | 260  | $^{\circ}$ C                                                                       |                         |
| Package Thermal Resistance $\theta_{JA}$ |       |                      | 90   | °C/W                                                                               |                         |
| Operating Ambient Temperature            |       | -40                  | 85   | ${\mathbb C}$                                                                      |                         |
| ESD Rating                               |       |                      | 8000 | V                                                                                  | Human Body Model        |
|                                          | +IT   |                      | 150  | mA                                                                                 | JEDEC STANDARD          |
| Latch-up                                 | -IT   |                      | -150 | mA                                                                                 | NO.78A FEBURARY<br>2006 |

**Note1:** Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## **Electrical Characteristics**

Table 2. Electrical Characteristics (TA=25oC)

| Symbol | Parameter                   | Conditions                             | Min | Тур | Max | Units |
|--------|-----------------------------|----------------------------------------|-----|-----|-----|-------|
| VOS    | Output offset voltage       | VIN=0V, AV=9V/V,<br>VDD =2.2V to 5.25V |     | 5   | 20  | mV    |
| IQ     | Quiescent Current           | VDD =3.6V                              |     | 3.5 |     | mA    |
| ISD    | Shutdown Current            | VDD =3.6V, CTRL=0V                     |     | 0.1 |     | μА    |
| PSRR   | Power-Supply                | 217Hz                                  |     |     | -80 | dB    |
| PSKK   | Rejection Ratio             | 20KHz                                  |     |     | -72 | dB    |
| CMRR   | Common-Mode Rejection Ratio |                                        |     | -70 |     | dB    |



| fsw               | Carrier clock frequency               | VDD =2.2V to 5.25V                            |     | 400  |     | kHz |
|-------------------|---------------------------------------|-----------------------------------------------|-----|------|-----|-----|
| AV                | Voltage Gain                          |                                               |     | 19   |     | dB  |
|                   |                                       | THD+N=10%, f=1kHz,<br>RL=4 $\Omega$ , VDD=5V  |     | 3.0  |     | W   |
| Po                |                                       | THD+N=1%, f=1kHz,<br>RL =4 $\Omega$ , VDD =5V |     | 2.1  |     | W   |
| го                | Output Power                          | THD+N=10%, f=1kHz,<br>RL=8 $\Omega$ , VDD=5V  |     | 1.8  |     | W   |
|                   |                                       | THD+N=1%, f=1kHz,<br>RL=8 $\Omega$ , VDD=5V   |     | 1.3  |     | W   |
| THD+N             | Total Harmonic                        | VDD =5V, Po=0.5W,<br>RL =8 $\Omega$ , f=1kHz  |     | 0.05 |     | %   |
| InD±N             | Distortion Plus Noise                 | VDD =5V, Po=1W,<br>RL=4 $\Omega$ , f=1kHz     |     | 0.05 |     | %   |
| η                 | Efficiency                            | Po=1W, RL=8 $\Omega$ , f=1kHz                 |     | 90   |     | %   |
| $V_{\mathrm{IH}}$ | CTRL High voltage                     |                                               | 1.2 |      | VDD | V   |
| VIL               | CTRL Low voltage                      |                                               | 0   |      | 0.2 | V   |
| tsT               | Start-up time<br>(Power-down release) |                                               |     | 30   |     | ms  |
| twĸ               | Wake-up mode setting time             |                                               | 35  |      |     | ms  |
| tsd               | Power down setting time               |                                               | 80  |      |     | ms  |

# **Pin Configuration**

## Pin Layout





Figure 2.MSOP-8 and SOP-8 Package (top view)

#### **Pin Discription**

Table3. Pin Discription

| Pin NO. | Pin Name | Description                               |
|---------|----------|-------------------------------------------|
| 1       | CTRL     | Power down control terminal               |
| 2       | Bypass   | Analog reference power supply terminal    |
| 3       | INP      | Positive input terminal (differential +)  |
| 4       | INN      | Negative input terminal (differential -)  |
| 5       | VoN      | Negative output terminal (differential -) |
| 6       | VCC      | Power supply                              |
| 7       | GND      | Ground                                    |
| 8       | VoP      | Positive output terminal (differential +) |

#### **Marking Information**

NS4148 YYWW

NS: Corporation Code 4148: Partino 4148 YYWW: Date Code



# **Typical Characteristics**





































# **Application Information**

#### **Block Diagram**



Figure 3. The block diagram of NS4148



#### **Digital Amplifier Function**

The NS4148 has digital amplifiers with analog input, PWM pulse output, and maximum output of  $3W(RL=4\Omega)\times1$ ch.Distortion of PWM pulse output signal and noise of the signal is reduced by adopting "Pure Pulse Direct Speaker Drive Circuit".

In addition, NS4148 has been designed so that high-efficiency can be maintained within an average power range (100mW or so) that is used for mobile terminal.

#### Pop noise reduction function

The Pop Noise Reduction Function works in the cases of Power-on, Power-off, Power-down on, and Power-down off.And, the pop-noise can be suppressed according to control the power down by the following procedure.

- Power down mode is cancelled after power-on and the power supply is stabilized enough.
- Power down mode is set before Power-off.

#### EMI enhancement technology

NS4148 uses proprietary technology, for the high-frequency transient signals were fully addressed, greatly reduces EMI interference within the whole bandwidth. as shown in Figure 5.



Figure 4.EMI test frequency spectrum

#### **CTRL** terminal function

Only a switching control between open mode and Power-down mode is available when a single control terminal is used.

Table7. Working mode

| CTRL | Mode     |
|------|----------|
| Н    | Open     |
| Ĺ    | Shutdown |



#### **Efficiency**

The theoretical best efficiency of a linear amplifier is 78%; however, that efficiency is only exhibited at peak output powers. Under normal operating levels (typical music reproduction levels), efficiency falls below 30%, whereas the NS4148 still exhibits >90% efficiencies under the same conditions.

#### Bypass terminal output

The voltage of VDD/2 is output from the bypass terminal. Capacitor  $(1\mu F)$  is connected between the bypass terminal and GND for stabilization.

#### **Protection Function**

NS4148 has the following protection functions for the digital amplifier: Over-current Protection function, Thermal Protection function, and Low voltage Malfunction Prevention function.

Over-current Protection function

This is the function to establish the over-current protection mode when detecting a short circuit between NS4148 differential output terminal and VSS, VDD, or another differential output. In the over current protection mode, the differential output terminal becomes a high impedance state. The over current protection mode can be cancelled by power down or turning on the power again.

Thermal Protection function

This is the function to establish the thermal protection mode when detecting excessive high temperature of NS4148 itself. In the thermal protection mode, the differential output terminal becomes Weak Low state (a state grounded through high resistivity). And, when NS4148 gets out of such condition, the protection mode is cancelled.

#### **Description of operating functions**

For a differential input, input signals to IN+ and IN- pins via DC-cut capacitors (CIN).

The input signal gain is +18dB. And, with an input impedance of  $25k\Omega$  (typ.), a lower cut-off frequency of an input signal becomes 64Hz at CIN=0.1uF.

For a single-ended input, input a signal to IN+ via a DC-cut capacitor (CIN). At this time, IN- pin should be connected to AVSS via a DC-cut capacitor (CIN) with the same capacitance. Gain and a lower Cut-off frequency are the same as the above case.

In addition, the output impedance (Zout) of the former source circuit, including signal paths up to INL+ terminal and INterminal should be designed to become  $600\Omega$  or lower. By limiting supply voltage VDD, operating ambient temperature Ta, DC-cut capacitor CIN, and power-down setting timeTPD,gain can be set by the control of the input resistance. For details, please contact us.

Use a capacitance of 0.1µF or less as a DC-cut capacitor (CIN) to reduce pop noise.



Figure 5. Differential input





Figure 6. Single input

#### When to Use an Output Filter

Design the NS4148 without an output filter if the traces from amplifier to speaker are short. The NS4148 passed FCC and CE radiated emissions with no shielding with speaker trace wires 100 mm long or less. Wireless handsets and PDAs are great applications for class-D without a filter.

A ferrite bead filter can often be used if the design is failing radiated emissions without an LC filter, and thefrequency sensitive circuit is greater than 1 MHz. This is good for circuits that just have to pass FCC and CE because FCC and CE only test radiated emissions greater than 30 MHz. If choosing a ferrite bead, choose one with high impedance at high frequencies, but very low impedance at low frequencies.

Use an LC output filter if there are low frequency (< 1 MHz) EMI sensitive circuits and/or there are long leads from amplifier to speaker.



Figure 7. Typical Ferrite Chip Bead Filter

Nsiway



# **Physical Dimensions**

## The Package of MSOP-8



Figure8. The Package of MSOP-8



#### The Package of SOP-8



Figure 9. The Package of SOP-8

Notice: Shenzhen Nsiway Co. LTD. Reserve the right to modify the datasheet at anytime, and without notice, Only Shenzhen Nsiway Co. LTD. have the right to explain the content in this datasheet.